

Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

#### **DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING**

### VISION OF THE DEPARTMENT

• Towards a Global Knowledge Hub, striving continuously in pursuit of excellence in Education, Research, Entrepreneurship and Technological services to the society in the field of ECE.

### **MISSION OF THE DEPARTMENT**

- To turn out full-fledged Engineers in the field of Electronics & Communication Engineering with an overall back-ground suitable for making a successful career either in industry/research or higher education in India and abroad.
- Imparting total quality education to develop innovative, entrepreneurial and professionals fit for globally competitive environment. Fostering product oriented research for establishing self-sustaining creative centres in ECE to serve the societal needs.



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

#### **DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING**

## **Program Educational Objectives (PEOs)**

### M.Tech -VLSI System Design

- **PEO1:** Graduates will attain successful professional careers by applying their Engineering skills in VLSI design to the challenges in industry, academia or in the pursuit of other fields.
- **PEO2:** Graduates will engage in lifelong learning, adapt to evolving technology, work in multidisciplinary research design innovative products and solutions and become entrepreneurs.
- **PEO3:** Graduates will practice professional ethics, communicate effectively, emerge as leaders in chosen fields and be socially responsible.
- **PEO4:** Continue the personal development through professional study and self learning.



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

#### **DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING**

### **Program Outcomes (POs)**

## M.Tech VLSI System Design:

Upon Successful completion, students will have the knowledge and skills to:

- **PO1:** An ability to Identify, formulate, and analyze VLSI design problems.
- PO2: An ability to design a program, process, component or circuit of VLSI systems to meet desired specifications with realistic constraints.
- PO3: An ability to use the techniques, skills and modern EDA tools necessary for design and test of VLSI circuits.
- PO4: An ability to design a VLSI system sustainable to social and environmental issues.
- **PO5:** An ability to understand steps and theory of fabrication.

### **Program Specific Outcomes (PSOs)**

### M.Tech - VLSI System Design:

- PSO1: To Identify, formulate and analyze technical problems in different areas like semiconductor technologies, VLSI signal verification and design verification and testing.
- ◆ **PSO2:** To Design and implement VLSI architectures using CPLD & FPGA.
- PSO3: To use the techniques, Skills, modern Electronic Design Automation tools to evaluate and analyze the performance of the systems in VLSI domain.



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

# DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING Course Outcomes for M.Tech – VLSI SYSTEM DESIGN (R18) for the year

#### **2018-19 onwards**

| Course                                      | Year/Semester                                                                                                                                                            | Subject Name (Subject Code)                   | L: 3 T: 0 P: 0 C: 3        |  |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------|--|
| Outcome                                     | I/I Sem                                                                                                                                                                  | CMOS DIGITAL INTEGRATED                       |                            |  |
|                                             |                                                                                                                                                                          | CIRCUIT DESIGN (M18VL01)                      |                            |  |
| After the o                                 | completion of this of                                                                                                                                                    | course, the students should be able to        |                            |  |
| 1                                           | Relate, compare, i                                                                                                                                                       | nterpret and make the use of the best CM      | NOS design techniques for  |  |
|                                             | implementation, a                                                                                                                                                        | nalysis & design of Combinational MOS         | S logic circuits.          |  |
| 2                                           | Relate, compare, i                                                                                                                                                       | nterpret and make the use of the best CM      | MOS design techniques for  |  |
|                                             | implementation, analysis & design of Sequential MOS logic circuits.                                                                                                      |                                               |                            |  |
| 3                                           | Know & tell differ                                                                                                                                                       | rent types of memories and compare per        | formance evaluation of     |  |
|                                             | each memory modules so they can be able to think & justify how to                                                                                                        |                                               |                            |  |
| performance by taking different structures. |                                                                                                                                                                          |                                               |                            |  |
| 4                                           | Define, simplify &                                                                                                                                                       | z justify which dynamic logic circuit car     | be used investigate        |  |
|                                             | CMOS circuits.                                                                                                                                                           |                                               |                            |  |
| 5                                           | Recommend vario                                                                                                                                                          | us CMOS techniques and also other dev         | vice technologies based on |  |
|                                             | circuit constraints                                                                                                                                                      | requirement.                                  |                            |  |
| Course                                      | Year / semester                                                                                                                                                          | Subject Name (Subject Code)                   | L: 3 T: 0 P: 0 C: 3        |  |
| Outcome                                     | I/I Sem                                                                                                                                                                  | CMOS ANALOG INTEGRATED                        |                            |  |
|                                             |                                                                                                                                                                          | CIRCUIT DESIGN (M18VL02)                      |                            |  |
| After the o                                 | completion of this of                                                                                                                                                    | course, the students should be able to        |                            |  |
| 1                                           | Define the parame<br>of Analog VLSI c                                                                                                                                    | ters of MOS Devices & can predict the ircuit. | performance or behavior    |  |
| 2                                           | Use mathematical models of MOS transistors to evaluate their behavior in analog circuits & selects suitable design approaches while trading off conflicting requirements |                                               |                            |  |
| 3                                           | Analyze & charac                                                                                                                                                         | terize analog devices and systems & Des       | signing CMOS analog        |  |
|                                             | circuits to achieve                                                                                                                                                      | performance specifications                    |                            |  |
| 4                                           | Understand design                                                                                                                                                        | n issues related to analog VLSI system 7      | &working of MOS based      |  |
|                                             |                                                                                                                                                                          |                                               |                            |  |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| 5           | Make the significant use of knowledge of subject in research or on project in V  |                                                 |                        |
|-------------|----------------------------------------------------------------------------------|-------------------------------------------------|------------------------|
|             | domain.                                                                          |                                                 |                        |
| Course      | Year / semester                                                                  | Subject Name (Subject Code)                     | L: 3 T: 0 P: 0 C: 3    |
| Outcome     | I/I Sem                                                                          | DIGITAL SYSTEM DESIGN USING                     |                        |
|             |                                                                                  | HDL(M18VL03)                                    |                        |
| After the o | completion of this c                                                             | course, the students should be able to          |                        |
| 1           | Design and analyz                                                                | e combinational, sequential and arithmetic ci   | rcuits using HDL.      |
| 2           | Understand digital system design flow, timing, synthesis and FPGA implementation |                                                 |                        |
|             | issues.                                                                          |                                                 |                        |
| 3           | Solve engineering                                                                | problems in the area of digital system design   | & Examine or           |
|             | Inspect for an optimum layout for IC layout at VLSI backend design.              |                                                 |                        |
| 4           | Design, analyze &                                                                | c can predict the performance characteristics   | s of logic gates using |
|             | NMOS, PMOS &                                                                     | CMOS technology at VLSI backend design.         |                        |
| 5           | Tell an optimum trade with respect to three basic parameters of VLSI design for  |                                                 |                        |
|             | VLSI circuit at fro                                                              | ntend or backend VLSI design                    |                        |
| Course      | Year / semester                                                                  | Subject Name (Subject Code)                     | L: 3 T: 0 P: 0 C: 3    |
| Outcome     | I/I Sem                                                                          | VLSI SIGNAL PROCESSING                          |                        |
|             |                                                                                  | (M18VL04)                                       |                        |
| After the o | completion of this c                                                             | course, the students should be able to          | I                      |
| 1           | Apply the concept                                                                | s of pipelining, parallel processing, retiming, | folding and            |
|             | <b>e</b> 1                                                                       | ize digital signal processing architectures     |                        |
| 2           |                                                                                  | niques for parallel processing design for scal  | ing and round off      |
| 3           | noise computation                                                                | es to improve implementations of several DS     | P algorithms using     |
| 5           |                                                                                  | f –the -shelf programmable digital signal pro   | • •                    |
| 4           |                                                                                  | , low-area, and low-power VLSI systems for      |                        |
| 5           |                                                                                  | putational complexity using fast convolution    | algorithms & Make      |
|             | the significant use                                                              | of knowledge of subject in research or on pro-  | oject in VLSI domain   |
|             |                                                                                  |                                                 |                        |
| Course      | Year / semester                                                                  | Subject Name (Subject Code)                     | L: 3 T: 0 P: 0 C: 3    |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| After the o | completion of this c                                                               | course, the students should be able to         |                         |
|-------------|------------------------------------------------------------------------------------|------------------------------------------------|-------------------------|
| 1           | Build circuits using IC's.                                                         |                                                |                         |
| 2           | In depth knowledge of applying the concepts in real time applications.             |                                                |                         |
| 3           | Understand the main elements of hierarchical IC design namely interested circuit   |                                                |                         |
|             | technology, appro                                                                  | aches to system design, architectural issues.  |                         |
| 4           | Design implementation and layout & Use of tools for efficient designing.           |                                                |                         |
| 5           | Make the significant use of knowledge of subject in research or on project in VLSI |                                                |                         |
|             | domain.                                                                            |                                                |                         |
| Course      | Year / semester                                                                    | Subject Name (Subject Code)                    | L: 3 T: 0 P: 0 C: 3     |
| Outcome     | I/I Sem                                                                            | ALGORITHM FOR VLSI DESIGN                      |                         |
|             |                                                                                    | AUTOMATION(M18VL06)                            |                         |
| After the o | completion of this c                                                               | course, the students should be able to         |                         |
| 1           | Describe and form                                                                  | ulate the flow of VLSI Design for any applic   | ation.                  |
| 2           | Explain the algori                                                                 | thms for partitioning, floor planning, placem  | ent and routing the     |
|             | digital designs at f                                                               | rontend level & at backend VLSI Design lev     | el.                     |
| 3           | Compare the vario                                                                  | us scheduling algorithms & Analyze & solve     | e the issues related to |
|             | logic synthesis &                                                                  | verification                                   |                         |
| 4           | Explain the algorit MCM modules                                                    | hms for partitioning, floor planning, placeme  | ent and routing the     |
| 5           | Make significant c                                                                 | ontribution in the research in based on design | n of CAD tool for       |
|             | VLSI design                                                                        |                                                |                         |
| Course      | Year / semester                                                                    | Subject Name (Subject Code)                    | L: 3 T: 0 P: 0 C: 3     |
| Outcome     | I/I Sem                                                                            | EMBEDDED SYSTEM DESIGN                         |                         |
|             |                                                                                    | (M18VL07)                                      |                         |
| After the o | completion of this c                                                               | ourse, the students should be able to          |                         |
| 1           | Know the Basic C                                                                   | Concept of Embedded Systems.                   |                         |
| 2           | Interpret the differ                                                               | ence between Microcontrollers and Micropro     | ocessors.               |
| 3           | Apply the Softwar                                                                  | e for Embedded System Design & concepts        | of Embedded OS.         |
| 4           | Explain and apply                                                                  | the concept of Embedded Firmware, RT           | OS Based Embedded       |
|             | System Design and                                                                  | d Task function.                               |                         |
|             | 1                                                                                  |                                                |                         |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| 5           |                                                                                                                                                                                                            | contribution in the research in applications                              |                     |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------|
|             | system design.                                                                                                                                                                                             |                                                                           |                     |
| Course      | Year / semester                                                                                                                                                                                            | Subject Name (Subject Code)                                               | L: 3 T: 0 P: 0 C: 3 |
| Outcome     | I/I Sem                                                                                                                                                                                                    | DEVICE MODELING (M18VL08)                                                 |                     |
| After the o | completion of this c                                                                                                                                                                                       | ourse, the students should be able to                                     | 1                   |
| 1           | Understand the ph                                                                                                                                                                                          | ysics of and design elements of silicon MOS                               | FETs.               |
| 2           | Explain the equations, approximations and techniques available for deriving a model<br>with specified properties, for a general device characteristic with known qualitative<br>theory                     |                                                                           |                     |
| 3           | Analyze the performance issues & inherent trade off involved in system design Offer clues to qualitative understanding of the physics of a new device and conversion of this understanding into equations. |                                                                           |                     |
| 4           | Utilize semiconductor models to analyze carrier densities and carrier transport & Simulate characteristics of a simple device using MATLAB, SPICE and SYNOPSYS                                             |                                                                           |                     |
| 5           |                                                                                                                                                                                                            | alyze the inner working of semiconductor p-<br>advanced MOSFET technology | n diodes, Schottky  |
| Course      | Year / semester                                                                                                                                                                                            | Subject Name (Subject Code)                                               | L: 2 T: 0 P: 0 C: 0 |
| Outcome     | I/I Sem                                                                                                                                                                                                    | ENGLISH FOR RESEARCH PAPER                                                |                     |
|             |                                                                                                                                                                                                            | WRITING (M18AC01)                                                         |                     |
| After the o | completion of this c                                                                                                                                                                                       | ourse, the students should be able to                                     | l                   |
| 1           | Understand the nu                                                                                                                                                                                          | ances of language and vocabulary in writing                               | a Research Paper    |
| 2           | Develop the context                                                                                                                                                                                        | nt, structure and format of writing a research                            | paper               |
| 3           | Analyze and pract                                                                                                                                                                                          | ce writing a Research Paper                                               |                     |
| 4           | Enable the student plagiarism                                                                                                                                                                              | s to plan for original research papers without                            | subjected to        |
| Course      | Year / semester                                                                                                                                                                                            | Subject Name (Subject Code)                                               | L: 2 T: 0 P: 0 C: 2 |
| Outcome     | I/I Sem                                                                                                                                                                                                    | RESEARCH METHODOLOGY                                                      |                     |
|             |                                                                                                                                                                                                            | (M18MC01)                                                                 |                     |
| After the o | completion of this c                                                                                                                                                                                       | ourse, the students should be able to                                     | 1                   |
| 1           | Develop an und                                                                                                                                                                                             | erstanding of IPR/ research methodology in                                | n the process of    |
|             | creation of patents                                                                                                                                                                                        | through research                                                          |                     |
|             |                                                                                                                                                                                                            |                                                                           |                     |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

|             |                                                                              | ELECTRONICS & COMMUNICATION ENGIN                                                                                              |                     |
|-------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 2           | -                                                                            | research capabilities                                                                                                          |                     |
| 3           | Design Important                                                             | Concepts Related to Research Design                                                                                            |                     |
| 4           | Learn better repo                                                            | ort writing skills and Patenting                                                                                               |                     |
| Course      | Year / semester                                                              | Subject Name (Subject Code)                                                                                                    | L: 0 T: 0 P: 4 C: 2 |
| Outcome     | I/I Sem                                                                      | HDL PROGRAMMING LABORATORY                                                                                                     |                     |
|             |                                                                              | (M18VL09)                                                                                                                      |                     |
| After the c | completion of this c                                                         | ourse, the students should be able to                                                                                          |                     |
| 1           | Apply the knowledge in Simulation and Synthesis of Digital Circuits.         |                                                                                                                                |                     |
| 2           | Design Various Combinational and Sequential circuits using Verilog HDL & HDL |                                                                                                                                |                     |
| 3           | Explain the System Modeling with Tasks and Functions.                        |                                                                                                                                |                     |
| 4           | Design of digital circuits using FPGA/CPLD boards.                           |                                                                                                                                |                     |
| Course      | Year / semester                                                              | Subject Name (Subject Code)                                                                                                    | L: 0 T: 0 P: 4 C: 2 |
| Outcome     | I/I Sem                                                                      | Digital IC Design Laboratory (M18VL10)                                                                                         |                     |
| After the c | completion of this c                                                         | ourse, the students should be able to                                                                                          |                     |
| 1           | Design CMOS inv                                                              | erters, logic circuits and transmission gates to                                                                               | specifications.     |
| 2           | Design latches and                                                           | flip-flops as he basic circuit for Random-Ac                                                                                   | cess- Memory        |
|             | (RAM) and Read-                                                              | Only-Memory (ROM) cells.                                                                                                       |                     |
| 3           | Understand the De                                                            | sign of Bi-CMOS Inverter, logic circuits.                                                                                      |                     |
| 4           | Design post Layou                                                            | t of Different logic circuits.                                                                                                 |                     |
| Course      | Year / semester                                                              | Subject Name (Subject Code)                                                                                                    | L: 3 T: 0 P: 0      |
| Outcome     | I/II Sem                                                                     | CMOS Mixed Signal Circuit Design                                                                                               | C: 3                |
|             |                                                                              | (M18VL11)                                                                                                                      |                     |
| After the c | completion of this c                                                         | ourse, the students should be able to                                                                                          |                     |
| 1           | U U                                                                          | l circuits like DAC, ADC, PLL etc &Gain<br>anal mode &To acquire knowledge on design of                                        | e                   |
|             | in mixed signal mo                                                           |                                                                                                                                |                     |
| 2           | the basics of analo                                                          | t and linear test engineers to the mixed signal<br>g and mixed signal test methods. Sampling T<br>nd Digital Signal Processing |                     |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| 3                                                    | Apply these fundamental concepts to different test methods and data validation for                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                     |  |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                      | mixed signal par                                                                                                                                                                                                                                                      | ameters together with debugging, noise r                                                                                                                                                                                                                                                                                                                                                                                                                                         | eduction and device                                                                                                                 |  |
|                                                      | interface technique                                                                                                                                                                                                                                                   | es.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                     |  |
| 4                                                    | Deal with the theo                                                                                                                                                                                                                                                    | ry and design skills of CMOS op-amps, volt                                                                                                                                                                                                                                                                                                                                                                                                                                       | age reference circuits,                                                                                                             |  |
|                                                      | switched capacitor                                                                                                                                                                                                                                                    | r circuits, sample-and- hold circuits, and A                                                                                                                                                                                                                                                                                                                                                                                                                                     | /D & D/A converters                                                                                                                 |  |
|                                                      | _                                                                                                                                                                                                                                                                     | mmunication systems and consumer electron                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                     |  |
| 5                                                    | Design of core mi                                                                                                                                                                                                                                                     | ixed-signal IC blocks: comparators and data                                                                                                                                                                                                                                                                                                                                                                                                                                      | converters & System                                                                                                                 |  |
|                                                      | level design flow: top-down and bottom-up design methodologies                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                     |  |
| Course                                               | Year / semester                                                                                                                                                                                                                                                       | Subject Name (Subject Code)                                                                                                                                                                                                                                                                                                                                                                                                                                                      | L: 3 T: 0 P: 0 C: 3                                                                                                                 |  |
| Outcome                                              | I/II Sem                                                                                                                                                                                                                                                              | VLSI Design Verification and Testing                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                     |  |
| Outcome                                              |                                                                                                                                                                                                                                                                       | (M18VL12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                     |  |
| After the c                                          | completion of this c                                                                                                                                                                                                                                                  | course, the students should be able to                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                     |  |
| 1                                                    | Gain knowledge o                                                                                                                                                                                                                                                      | n digital testing as applied to VLSI design &                                                                                                                                                                                                                                                                                                                                                                                                                                    | Acquire knowledge on                                                                                                                |  |
|                                                      |                                                                                                                                                                                                                                                                       | ms for digital circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                     |  |
| 2                                                    | Learn various test                                                                                                                                                                                                                                                    | ing methods for digital circuits & process of                                                                                                                                                                                                                                                                                                                                                                                                                                    | modern VLSI design,                                                                                                                 |  |
|                                                      | verification, and te                                                                                                                                                                                                                                                  | • • •                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                     |  |
| 3                                                    | Develop and und                                                                                                                                                                                                                                                       | erstanding for the advanced design conce                                                                                                                                                                                                                                                                                                                                                                                                                                         | pts in modern VLSI                                                                                                                  |  |
|                                                      | technologies & Learn self-checking circuits where faults are detected by subcircuit                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                     |  |
|                                                      | called checker                                                                                                                                                                                                                                                        | C C                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2                                                                                                                                   |  |
|                                                      |                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                     |  |
| 4                                                    | Gain the knowled                                                                                                                                                                                                                                                      | lge of testing and verification in VLSI de                                                                                                                                                                                                                                                                                                                                                                                                                                       | esign process, ATPG                                                                                                                 |  |
| 4                                                    |                                                                                                                                                                                                                                                                       | lge of testing and verification in VLSI de inational and sequential circuits                                                                                                                                                                                                                                                                                                                                                                                                     | esign process, ATPG                                                                                                                 |  |
| 4                                                    | concepts for comb                                                                                                                                                                                                                                                     | dge of testing and verification in VLSI de<br>inational and sequential circuits<br>as for designing high-speed, low-power, and e                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                     |  |
| 5                                                    | concepts for comb<br>Specific technique                                                                                                                                                                                                                               | inational and sequential circuits<br>es for designing high-speed, low-power, and e                                                                                                                                                                                                                                                                                                                                                                                               | easily-testable circuits                                                                                                            |  |
| 5<br>Course                                          | concepts for comb<br>Specific technique<br>Year / semester                                                                                                                                                                                                            | inational and sequential circuits<br>s for designing high-speed, low-power, and c<br>Subject Name (Subject Code)                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                     |  |
| 5<br>Course<br>Outcome                               | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem                                                                                                                                                                                                | inational and sequential circuits<br>es for designing high-speed, low-power, and e<br>Subject Name (Subject Code)<br>Low Power VLSI Design (M18VL13)                                                                                                                                                                                                                                                                                                                             | easily-testable circuits                                                                                                            |  |
| 5<br>Course<br>Outcome                               | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem                                                                                                                                                                                                | <ul> <li>inational and sequential circuits</li> <li>is for designing high-speed, low-power, and of Subject Name (Subject Code)</li> <li>Low Power VLSI Design (M18VL13)</li> <li>course, the students should be able to</li> </ul>                                                                                                                                                                                                                                               | easily-testable circuits<br>L: 3 T: 0 P: 0 C: 3                                                                                     |  |
| 5<br>Course<br>Outcome                               | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem                                                                                                                                                                                                | inational and sequential circuits<br>es for designing high-speed, low-power, and e<br>Subject Name (Subject Code)<br>Low Power VLSI Design (M18VL13)                                                                                                                                                                                                                                                                                                                             | easily-testable circuits<br>L: 3 T: 0 P: 0 C: 3                                                                                     |  |
| 5<br>Course<br>Outcome<br>After the c                | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem<br>completion of this c<br>Design Low powe                                                                                                                                                     | <ul> <li>inational and sequential circuits</li> <li>is for designing high-speed, low-power, and of Subject Name (Subject Code)</li> <li>Low Power VLSI Design (M18VL13)</li> <li>course, the students should be able to</li> </ul>                                                                                                                                                                                                                                               | easily-testable circuits<br>L: 3 T: 0 P: 0 C: 3                                                                                     |  |
| 5<br>Course<br>Outcome<br>After the c                | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem<br>completion of this of<br>Design Low powe<br>power circuit desig<br>Understand power                                                                                                         | <ul> <li>inational and sequential circuits</li> <li>is for designing high-speed, low-power, and a</li> <li>Subject Name (Subject Code)</li> <li>Low Power VLSI Design (M18VL13)</li> <li>course, the students should be able to</li> <li>er CMOS designs, for digital circuits &amp; Gai</li> <li>gn styles for VLSI circuits.</li> <li>e estimation and optimization methods for V</li> </ul>                                                                                   | easily-testable circuits<br>L: 3 T: 0 P: 0 C: 3<br>ns knowledge on low                                                              |  |
| 5<br>Course<br>Outcome<br>After the c<br>1           | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem<br>completion of this c<br>Design Low power<br>power circuit desig<br>Understand power<br>of the power dissig                                                                                  | <ul> <li>inational and sequential circuits</li> <li>is for designing high-speed, low-power, and one of the students should be able to</li> <li>course, the students should be able to</li> <li>er CMOS designs, for digital circuits &amp; Gai gn styles for VLSI circuits.</li> <li>estimation and optimization methods for V pation in digital ICs.</li> </ul>                                                                                                                 | easily-testable circuits<br>L: 3 T: 0 P: 0 C: 3<br>ns knowledge on low<br>LSI circuits & causes                                     |  |
| 5<br>Course<br>Outcome<br>After the c<br>1           | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem<br>completion of this c<br>Design Low power<br>power circuit desig<br>Understand power<br>of the power dissig                                                                                  | <ul> <li>inational and sequential circuits</li> <li>is for designing high-speed, low-power, and a</li> <li>Subject Name (Subject Code)</li> <li>Low Power VLSI Design (M18VL13)</li> <li>course, the students should be able to</li> <li>er CMOS designs, for digital circuits &amp; Gai</li> <li>gn styles for VLSI circuits.</li> <li>e estimation and optimization methods for V</li> </ul>                                                                                   | easily-testable circuits<br>L: 3 T: 0 P: 0 C: 3<br>ns knowledge on low<br>LSI circuits & causes                                     |  |
| 5<br>Course<br>Outcome<br>After the c<br>1<br>2<br>3 | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem<br>completion of this of<br>Design Low power<br>power circuit desig<br>Understand power<br>of the power dissin<br>Exploring the low                                                            | inational and sequential circuits is for designing high-speed, low-power, and a Subject Name (Subject Code) Low Power VLSI Design (M18VL13) course, the students should be able to er CMOS designs, for digital circuits & Gai gn styles for VLSI circuits. r estimation and optimization methods for V pation in digital ICs. power circuits and architectures for VLSI sy                                                                                                      | easily-testable circuits L: 3 T: 0 P: 0 C: 3 ns knowledge on low LSI circuits & causes stem.                                        |  |
| 5<br>Course<br>Outcome<br>After the c<br>1<br>2      | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem<br>completion of this c<br>Design Low power<br>power circuit desig<br>Understand power<br>of the power dissig<br>Exploring the low<br>Understand the co                                        | <ul> <li>inational and sequential circuits</li> <li>is for designing high-speed, low-power, and one of the students should be able to</li> <li>course, the students should be able to</li> <li>er CMOS designs, for digital circuits &amp; Gai gn styles for VLSI circuits.</li> <li>estimation and optimization methods for V pation in digital ICs.</li> </ul>                                                                                                                 | easily-testable circuits<br>L: 3 T: 0 P: 0 C: 3<br>ns knowledge on low<br>LSI circuits & causes<br>stem.                            |  |
| 5<br>Course<br>Outcome<br>After the c<br>1<br>2<br>3 | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem<br>completion of this of<br>Design Low power<br>power circuit desig<br>Understand power<br>of the power dissin<br>Exploring the low<br>Understand the co<br>power design                       | inational and sequential circuits is for designing high-speed, low-power, and a Subject Name (Subject Code) Low Power VLSI Design (M18VL13) course, the students should be able to er CMOS designs, for digital circuits & Gai gn styles for VLSI circuits. r estimation and optimization methods for V pation in digital ICs. power circuits and architectures for VLSI sy                                                                                                      | easily-testable circuits L: 3 T: 0 P: 0 C: 3 ns knowledge on low LSI circuits & causes stem.                                        |  |
| 5CourseOutcomeAfter the c12345                       | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem<br>completion of this of<br>Design Low power<br>power circuit desig<br>Understand power<br>of the power dissin<br>Exploring the low<br>Understand the co<br>power design<br>Design various cir | inational and sequential circuits<br>es for designing high-speed, low-power, and e<br>Subject Name (Subject Code)<br>Low Power VLSI Design (M18VL13)<br>course, the students should be able to<br>er CMOS designs, for digital circuits & Gai<br>gn styles for VLSI circuits.<br>estimation and optimization methods for V<br>pation in digital ICs.<br>power circuits and architectures for VLSI sy<br>ncept of VLSI circuit of low power operation<br>cuits for optimize power | easily-testable circuits<br>L: 3 T: 0 P: 0 C: 3<br>Ins knowledge on low<br>LSI circuits & causes<br>stem.<br>In & case study of low |  |
| 5CourseOutcomeAfter the c1234                        | concepts for comb<br>Specific technique<br>Year / semester<br>I/II Sem<br>completion of this of<br>Design Low power<br>power circuit desig<br>Understand power<br>of the power dissin<br>Exploring the low<br>Understand the co<br>power design                       | inational and sequential circuits is for designing high-speed, low-power, and a subject Name (Subject Code) Low Power VLSI Design (M18VL13) course, the students should be able to er CMOS designs, for digital circuits & Gai gn styles for VLSI circuits. r estimation and optimization methods for V pation in digital ICs. power circuits and architectures for VLSI sy ncept of VLSI circuit of low power operation                                                         | easily-testable circuits L: 3 T: 0 P: 0 C: 3 ns knowledge on low LSI circuits & causes stem.                                        |  |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| After the c |                                                                                                                                                         | course, the students should be able to                                          |                        |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------|
| 1           | Gain knowledge o                                                                                                                                        | n Optimization techniques involved in VLSI                                      | circuits.              |
| 2           | Analyze methods of optimization to engineering students, including linear programming, nonlinear programming, and heuristic methods                     |                                                                                 |                        |
| 3           | Understand balance between theory, numerical computation, problem setup for solution by optimization software, and applications to engineering systems. |                                                                                 |                        |
| 4           | Studies General optimization algorithm; necessary and sufficient conditions for optimality                                                              |                                                                                 |                        |
| 5           | Demonstrate the Concept of Genetic Algorithms and Routing Procedures                                                                                    |                                                                                 |                        |
| Course      | Year / semester                                                                                                                                         | Subject Name (Subject Code)                                                     | L: 3 T: 0 P: 0 C: 3    |
| Outcome     | I/II Sem                                                                                                                                                | High Speed VLSI Design (M18VL15)                                                |                        |
| After the c | completion of this c                                                                                                                                    | course, the students should be able to                                          | ·                      |
| 1           | Gain knowledge o                                                                                                                                        | n circuits and techniques involved in high sp                                   | eed VLSI circuits.     |
| 2           | Explore various d circuits.                                                                                                                             | esign strategies to be followed for designin                                    | g a high speed VLSI    |
| 3           | -                                                                                                                                                       | ic styles for designing a high speed VLSI circ<br>r high speed processing       | uit & Learn the basics |
| 4           | Apply methods techniques and relations                                                                                                                  | for logical efforts, logic styles, latching ated issues.                        | strategies, interface  |
| 5           |                                                                                                                                                         | e about High Speed VLSI Circuits Design a                                       | & Learn the basics of  |
| Course      | Year / semester                                                                                                                                         | Subject Name (Subject Code)                                                     | L: 3 T: 0 P: 0 C: 3    |
| Outcome     | I/II Sem                                                                                                                                                | ASIC Design (M18VL16)                                                           |                        |
| After the c | completion of this c                                                                                                                                    | course, the students should be able to                                          |                        |
| 1           | To learn the funda                                                                                                                                      | mentals of ASIC and its design methods                                          |                        |
| 2           | To gain knowledge on programmable architectures for ASICs & physical design of ASIC                                                                     |                                                                                 |                        |
| 3           | To prepare the stud<br>designer                                                                                                                         | dent to be an entry level industrial standard c                                 | ell ASIC or FPGA       |
| 4           | To give the stude design.                                                                                                                               | ent an understanding of issues and tools re                                     | lated to ASIC/FPGA     |
| 5           | -                                                                                                                                                       | t for implementation, including timing, perfo<br>ication and manufacturing test | rmance and power       |
|             |                                                                                                                                                         |                                                                                 |                        |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| Outcome     | I/II Sem                                                                                                                                                                                                     | System On Chip Architecture (M18VL17)                                                 |                     |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------|
| After the c | completion of this                                                                                                                                                                                           | course, the students should be able to                                                |                     |
| 1           | Learn System on                                                                                                                                                                                              | chip fundamentals, their applications                                                 |                     |
| 2           | Gain knowledge on SOC design & computation models of SOCs.                                                                                                                                                   |                                                                                       |                     |
| 3           | Learn the basic concepts of NoC design by studying the topologies, router design and MPSoC styles & sample routing algorithms on a NoC with deadlock and livelock avoidance                                  |                                                                                       |                     |
| 4           | Understand the role of system-level design and performance metrics in choosing a                                                                                                                             |                                                                                       |                     |
| 5           | NoC design<br>Understand the relationship between semiconductor technology, computer<br>architecture and computer networking in the design of the communication network<br>for a MPSoC or a many-core design |                                                                                       |                     |
| Course      | Year /                                                                                                                                                                                                       | Subject Name (Subject Code)                                                           | L: 3 T: 0 P: 0      |
| Outcome     | semester                                                                                                                                                                                                     | Semiconductor Memory Design & Testing                                                 | <b>C: 3</b>         |
|             | I/II Sem                                                                                                                                                                                                     | (M18VL18)                                                                             |                     |
| After the o | completion of this                                                                                                                                                                                           | course, the students should be able to                                                |                     |
| 1           | Know the design<br>used in their desi                                                                                                                                                                        | of MOS memories and the various precautionary                                         | ary methods to be   |
| 2           |                                                                                                                                                                                                              | of memory chip design, DRAM circuits, lysis and design issues of ultra-low voltage me |                     |
| 3           | Acquire knowled<br>and DRAM Desi                                                                                                                                                                             | ge about High-Performance Subsystem Memor                                             | ries & Analyse RAM  |
| 4           | Demonstrate Advanced Memory Technologies and High-density Memory Packing<br>Technologies & Gains knowledge on various testing methods of semiconductor<br>memories                                           |                                                                                       |                     |
| 5           | Get an overview                                                                                                                                                                                              | on reliability of semiconductors and their testing                                    | ng                  |
| Course      | Year / semester                                                                                                                                                                                              | Subject Name (Subject Code)                                                           | L: 2 T: 0 P: 0 C: 0 |
| Outcome     | I/II Sem                                                                                                                                                                                                     | Stress Management (M18AC02)                                                           |                     |
| After the c | completion of this                                                                                                                                                                                           | course, the students should be able to                                                | l                   |
| 1           | Enhance of P                                                                                                                                                                                                 | hysical strength and flexibility.                                                     |                     |
|             |                                                                                                                                                                                                              |                                                                                       |                     |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| 2           | Learn to relax and focus.                            |                                                 |                       |
|-------------|------------------------------------------------------|-------------------------------------------------|-----------------------|
| 3           | Relieve physical and mental tension                  |                                                 |                       |
| 4           | Improve work                                         | performance/ efficiency.                        |                       |
| Course      | Year / semester                                      | Subject Name (Subject Code)                     | L: 0 T: 0 P: 4        |
| Outcome     | I/II Sem                                             | Analog IC Design Laboratory (M18VL19)           | <b>C: 2</b>           |
| After the c | completion of this c                                 | ourse, the students should be able to           |                       |
| 1           | Design Various Characteristics of MOS Logic          |                                                 |                       |
| 2           | Design Various Amplifier circuits using CMOS Logic   |                                                 |                       |
| 3           | Design Various circuits using Different Logic Styles |                                                 |                       |
| 4           | Design Layout of Different logic circuits            |                                                 |                       |
| Course      | Year / semester                                      | Subject Name (Subject Code)                     | L: 2 T: 0 P: 0 C: 2   |
| Outcome     | I/II Sem                                             | Mini Project (M18VL21)                          |                       |
| After the c | completion of this c                                 | ourse, the students should be able to           |                       |
| 1           | Demonstrate a sou                                    | nd technical knowledge of their selected proj   | ect topic.            |
| 2           | Identify and summ                                    | arize an appropriate list of literature review, | analyze previous      |
|             | researchers' work                                    | and relate them to current project.             |                       |
| 3           | Present the project                                  | outlining the approach and expected results     | using good oral and   |
|             | written presentatio                                  | n skills.                                       |                       |
| 4           | Apply critical and                                   | creative thinking in the design of engineering  | g projects not only   |
|             | limited to electron                                  | ics and communication engineering domain b      | out if possible to    |
|             | other interdisciplin                                 | ary domains as well.                            |                       |
| 5           | -                                                    | p a functional product prototype while worki    | -                     |
| 6           | Communicate with                                     | n engineers and the community at large in wri   | itten and oral forms. |
| 7           | Consider the busin                                   | ess context and commercial positioning of de    | esigned devices or    |
|             | systems                                              |                                                 | -                     |
| Course      | Year / semester                                      | Subject Name (Subject Code)                     | L: 0 T: 0 P: 4 C: 2   |
| Outcome     | I/II Sem                                             | Mixed Signal VLSI Laboratory                    |                       |
|             |                                                      | (M18VL20)                                       |                       |
| After the c | completion of this c                                 | ourse, the students should be able to           |                       |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| 1           | Design Various A                                                                                                                                                              | nplifier circuits using CMOS Logic                                                                                                                                                                                                                        |                                                                              |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| 2           | Design Various Co                                                                                                                                                             | omplex circuits using Different Logic Styles                                                                                                                                                                                                              |                                                                              |
| 3           | Design Layout of Different logic circuits                                                                                                                                     |                                                                                                                                                                                                                                                           |                                                                              |
| _           |                                                                                                                                                                               |                                                                                                                                                                                                                                                           |                                                                              |
| 4           | Digital/analog circ                                                                                                                                                           | uits are to be designed and implemented usir                                                                                                                                                                                                              | ng CAD tools.                                                                |
| Course      | Year / semester                                                                                                                                                               | Subject Name (Subject Code)                                                                                                                                                                                                                               | L: 3 T: 0 P: 0 C: 3                                                          |
| Outcome     | II/I Sem                                                                                                                                                                      | High Speed VLSI Architectures for DSP                                                                                                                                                                                                                     |                                                                              |
|             |                                                                                                                                                                               | Applications (M18VL22)                                                                                                                                                                                                                                    |                                                                              |
| After the c | completion of this c                                                                                                                                                          | ourse, the students should be able to                                                                                                                                                                                                                     | I                                                                            |
| 1           | Know about the graph representations of DSP algorithms, Convolution algorithms<br>and the concept of parallel recursive and adaptive filters                                  |                                                                                                                                                                                                                                                           |                                                                              |
| 2           | Analyze The graph representations of DSP algorithms, Convolution algorithms & concept of parallel recursive and adaptive filters                                              |                                                                                                                                                                                                                                                           |                                                                              |
| 3           | Gain the idea of so                                                                                                                                                           | aling and round off noise and about digital la                                                                                                                                                                                                            | attice filter structures                                                     |
| 4           | Contribute the kno                                                                                                                                                            | wledge in the design of parallel recursive and                                                                                                                                                                                                            | d adaptive filters                                                           |
| 5           | Demonstrate varia                                                                                                                                                             | ble description of digital filters and digital la                                                                                                                                                                                                         | ttice filter structures                                                      |
| Course      | Year / semester                                                                                                                                                               | Subject Name (Subject Code)                                                                                                                                                                                                                               | L: 3 T: 0 P: 0 C:3                                                           |
| Outcome     | II/I Sem                                                                                                                                                                      | Nano materials & Nano Technology<br>(M18VL23)                                                                                                                                                                                                             |                                                                              |
| After the o | completion of this c                                                                                                                                                          | ourse, the students should be able to                                                                                                                                                                                                                     |                                                                              |
| 1           | Understand the fundamental function of cells, and how nanotechnologies interact & Describe the various applications of nanotechnology in biotechnology & medicine.with cells. |                                                                                                                                                                                                                                                           |                                                                              |
| 1           | Describe the vario                                                                                                                                                            | us applications of nanotechnology in biotech                                                                                                                                                                                                              | U                                                                            |
| 2           | Describe the vario medicine.with cell                                                                                                                                         | us applications of nanotechnology in biotech                                                                                                                                                                                                              | nology &                                                                     |
|             | Describe the vario<br>medicine.with cell<br>Explain the proces<br>Describe and expla                                                                                          | us applications of nanotechnology in biotech<br>s.                                                                                                                                                                                                        | nology &<br>nto nanoparticles<br>racterized &                                |
| 2           | Describe the vario<br>medicine.with cell<br>Explain the proces<br>Describe and expla<br>principles of loadi<br>into nanoparticles                                             | us applications of nanotechnology in biotech<br>s.<br>s of self-assembly – from single molecules in<br>ain how nanoparticles are fabricated and char<br>ng small molecule drugs, proteins or nucleic<br>ain the scientific basis and medical benefits for | nology &<br>nto nanoparticles<br>racterized &<br>acids (DNA/RNA)             |
| 2 3         | Describe the vario<br>medicine.with cell<br>Explain the proces<br>Describe and expla<br>principles of loadi<br>into nanoparticles<br>Describe and expla<br>nanotechnology for | us applications of nanotechnology in biotech<br>s.<br>s of self-assembly – from single molecules in<br>ain how nanoparticles are fabricated and char<br>ng small molecule drugs, proteins or nucleic<br>ain the scientific basis and medical benefits for | nology &<br>nto nanoparticles<br>eacterized &<br>acids (DNA/RNA)<br>or using |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| Outcome     | II/I Sem                                                                      | RF Circuit Design (M18VL24)                       |                       |
|-------------|-------------------------------------------------------------------------------|---------------------------------------------------|-----------------------|
| After the c | ompletion of this                                                             | s course, the students should be able to          |                       |
| 1           | Understand imp                                                                | ortant and unique engineering issues at micro     | wave and millimeter   |
|             | wave frequencie                                                               | s.                                                |                       |
| 2           | Learn microwav                                                                | e network theory and the use of scattering matr   | ix                    |
| 3           | Learn design criteria for waveguide and coaxial microwave components.         |                                                   |                       |
| 4           | Learn the applic                                                              | ation of these components in the design of us     | seful systems such as |
|             | radars, receivers, etc.                                                       |                                                   |                       |
| 5           | Work in small teams and design, fabricate and test a useful microwave compone |                                                   | rowave component or   |
|             | device, which may be designed using microstripline technology.                |                                                   |                       |
| Course      | Year / semester                                                               | Subject Name (Subject Code)                       | L: 3 T: 0 P: 0 C: 3   |
| Outcome     | II/I Sem                                                                      | Soft Computing Techniques (M18CS12)               |                       |
| After the c | ompletion of this                                                             | s course, the students should be able to          |                       |
| 1           | Identify and deso                                                             | cribe soft computing techniques and their roles   | in building           |
|             | intelligent maching                                                           | ines                                              |                       |
| 2           | Recognize the fe                                                              | easibility of applying a soft computing methodo   | logy for a particular |
|             | problem                                                                       |                                                   |                       |
| 3           | Apply fuzzy log                                                               | ic and reasoning to handle uncertainty and solv   | e engineering         |
|             | problems .                                                                    |                                                   |                       |
| 4           | Apply genetic al                                                              | gorithms to combinatorial optimization probler    | ns & neural networks  |
|             | to pattern classif                                                            | ication and regression problems                   |                       |
| 5           | Effectively use e                                                             | existing software tools to solve real problems us | sing a soft computing |
|             | approach.                                                                     |                                                   |                       |
| Course      | Year /                                                                        | Subject Name (Subject Code)                       | L: 3 T: 0 P: 0        |
| Outcome     | semester<br>II/I Sem                                                          | Graph Theory & Optimization Techniques            | C: 3                  |
|             | II/I Sem                                                                      | (M18MA02)                                         |                       |
| After the c | ompletion of this                                                             | s course, the students should be able to          |                       |
| 1           | Understand the c                                                              | concepts of probability & statics                 |                       |
| 2           | Identify the stren                                                            | igth and weakness of different theories           |                       |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

| 3                 | -                                                                                     | y appropriate method for solving computing                     | -                     |
|-------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------|
| 4                 | Analyze and comp                                                                      | are the methods.                                               |                       |
| 5                 | Solve computing problems independently.                                               |                                                                |                       |
| Course            | Year / semester                                                                       | Subject Name (Subject Code)                                    | L: 3 T: 0 P: 0 C: 3   |
| Outcome           | II/I Sem                                                                              | Waste Management(M18CE27)                                      |                       |
| After the o       | completion of this c                                                                  | ourse, the students should be able to                          |                       |
| 1                 | Acquire the know                                                                      | ledge of waste management                                      |                       |
| 2                 | Explain solid waste disposal techniques                                               |                                                                |                       |
| 3                 | Acquire the knowledge of Bio medical waste disposal techniques                        |                                                                |                       |
| 4                 | Acquire the knowledge of e- waste disposal techniques                                 |                                                                |                       |
| 5                 | Select the appropri                                                                   | ate method for solid waste collection, trans                   | portation,            |
|                   | redistribution and                                                                    | disposal                                                       |                       |
| Course            | Year / semester                                                                       | Subject Name (Subject Code)                                    | L: 0 T: 0 P: 20 C:10  |
| Outcome           | II/I Sem                                                                              | Dissertation Phase-I (M18VL25)                                 |                       |
| After the o       | <u> </u>                                                                              | ourse, the students should be able to                          |                       |
| 1                 | Demonstrate a sou                                                                     | nd technical knowledge of their selected pro                   | oject topic.          |
| 2                 | Identify and summ                                                                     | arize an appropriate list of literature review                 | , analyze previous    |
|                   | researchers' work                                                                     | and relate them to current project.                            |                       |
| 3                 | Formulate clearly                                                                     | a work plan and procedures.                                    |                       |
| 4                 | Present the project                                                                   | outlining the approach and expected results                    | s using good oral and |
|                   | written presentatio                                                                   | n skills.                                                      |                       |
| 5                 | Undertake problem                                                                     | n identification, formulation and solution.                    |                       |
|                   |                                                                                       |                                                                |                       |
| Course<br>Outcome | Year / semester<br>II/II Sem                                                          | Subject Name (Subject Code)<br>Dissertation Phase-II (M18VL26) | L: 0 T: 0 P: 32 C:16  |
| Outcome           | II/II Sem                                                                             | Dissertation Phase-II (M18VL26)                                | L: 0 T: 0 P: 32 C:16  |
| Outcome           | <b>II/II Sem</b><br>completion of this c<br>Apply critical and<br>limited to electron | •                                                              | ng projects not only  |



Bollikunta, Khila Warangal (Mandal), Warangal Urban-506 005 (T.S), www.vaagdevi.edu.in

|   | working in a team                                                                |
|---|----------------------------------------------------------------------------------|
| 3 | Design and develop a functional product prototype while working in a team        |
| 4 | Communicate with engineers and the community at large in written and oral forms. |
| 5 | Consider the business context and commercial positioning of designed devices or  |
|   | systems                                                                          |